Download PDFOpen PDF in browserImplementation of Edge Detection Algorithm Using Nexys 4 FPGA6 pages•Published: August 5, 2017AbstractImage processing requires extensive computation and usually done on Personal Computer or CPU. Due to its sequential processing method of Image processing or CPU task takes long time to get desire output. However FPGAs can be one of the options to speed up image processing without increasing the clock speed. One of the main features of FPGA is allowing parallel processing which speed up the processing of Image and get desire output in limited time-bound. In this paper, Digilent Nexys 4 XC7A100T-1CSG324C FPGA is used to implement the edge detection operation on image. The Sobel algorithm is used to detect the edge in an image and is implemented on FPGA using Hardware Description Language (VHDL).Keyphrases: edge detection, fpga, image processing, sobel, soc In: Ajitkumar Shukla, J. M. Patel, P. D. Solanki, K. B. Judal, R. K. Shukla, R. A. Thakkar, N. P. Gajjar, N. J. Kothari, Sukanta Saha, S. K. Joshi, Sanjay R. Joshi, Pranav Darji, Sanjay Dambhare, Bhupendra R. Parekh, P. M. George, Amit M. Trivedi, T. D. Pawar, Mehul B. Shah, Vinay J. Patel, Mehfuza S. Holia, Rashesh P. Mehta, Jagdish M. Rathod, Bhargav C. Goradiya and Dharita K. Patel (editors). ICRISET2017. International Conference on Research and Innovations in Science, Engineering and Technology. Selected Papers in Engineering, vol 1, pages 428-433.
|